Inverter Dead-Time Elimination for Reducing Harmonic Distortion and Improving Power Quality
View Abstract View PDF Download PDF

Keywords

Dead time elimination, Sinusoidal pulse width modulation (SPWM).

How to Cite

Narmatha, R., & Govindaraj, T. (2013). Inverter Dead-Time Elimination for Reducing Harmonic Distortion and Improving Power Quality. Journal of Asian Scientific Research, 3(3), 247–257. Retrieved from https://archive.aessweb.com/index.php/5003/article/view/3472

Abstract

Numerous studies have been presented to eliminate dead-time effect. This paper will present a dead-time elimination scheme for a sinusoidal pulse width modulation (SPWM) controlled inverter. In comparison to using expensive current sensor, this method precisely determine the load current polarity by detecting the terminal voltage of the antiparallel diode of power devices. The presented scheme includes the freewheeling current polarity detection circuit and the PWM control generator without dead-time. This method significantly reduces the output voltage loss, harmonic distortion and improves quality of power. Simulation results are given to demonstrate the effectiveness of the dead-time elimination scheme.

View Abstract View PDF Download PDF

Downloads

Download data is not yet available.